Computer Architecture -VLSI -Verilog Codes-Xilinx-Irsim
-
Updated
May 8, 2021 - Verilog
Computer Architecture -VLSI -Verilog Codes-Xilinx-Irsim
Performed a comparative study of Parallel Prefix Adders using Verilog HDL on Zynq-7000 APSoC (PL) from XIlinx. Circuits are simulated, synthesized and implemented using Vivado Design Suite.
Gate level implementation of Kogge-Stone and Brent-Kung adders
A 32-bit Kogge-Stone Adder is implemented in this design.
Add a description, image, and links to the kogge-stone-adder topic page so that developers can more easily learn about it.
To associate your repository with the kogge-stone-adder topic, visit your repo's landing page and select "manage topics."