Skip to content

Commit

Permalink
clk: tegra: dfll: support PWM regulator control
Browse files Browse the repository at this point in the history
The DFLL hardware supports two modes (I2C and PWM) for voltage control
when requesting a frequency. In this patch, we introduce PWM mode support.

To support that, we re-organize the LUT for unifying the table for both
cases of I2C and PWM mode. And generate that based on regulator info.
For the PWM-based regulator, we get this info from DT. And do the same as
the case of I2C LUT, which can help to map the PMIC voltage ID and voltages
that the regulator supported.

The other parts are the support code for initializing the DFLL hardware
to support PWM mode. Also, the register debugfs file is slightly
reworked to only show the i2c registers when I2C mode is in use.

Based on the work of Peter De Schrijver <pdeschrijver@nvidia.com>.

Signed-off-by: Joseph Lo <josephl@nvidia.com>
Acked-by: Jon Hunter <jonathanh@nvidia.com>
Acked-by: Stephen Boyd <sboyd@kernel.org>
Signed-off-by: Thierry Reding <treding@nvidia.com>
  • Loading branch information
joseph-lo-nvtw authored and thierryreding committed Feb 6, 2019
1 parent b3cf8d0 commit 36541f0
Showing 1 changed file with 377 additions and 67 deletions.
Loading

0 comments on commit 36541f0

Please sign in to comment.