Skip to content
This repository has been archived by the owner on Jun 10, 2024. It is now read-only.

RISCV-on-Microsemi-FPGA/CPUs

Repository files navigation

Mi-V RISC-V CPUs

This repository contains the Mi-V RISC-V CPUs packages, supporting IPs and related documentation.

MiV_RV32

Features

  • Designed for low power ASIC microcontroller and FPGA soft-core implementations
  • Supports the RISC-V standard RV32I ISA with optional M and C extensions
  • Availability of Tightly Coupled Memory, with size defined by address range
  • Direct Access Port (DAP) to TCM
  • External, Timer and Soft Interrupts
  • Up to six optional external interrupts
  • Vectored and non-vectored interrupt support
  • Optional on-chip debug unit with a JTAG interface
  • AHBL, APB3, and AXI3/AXI4 optional external bus interfaces

Documentation

See the Mi-V RISC-V Ecosystem webpages for more information

MiV_RV32IMA_L1_AHB

Features

  • Designed for low power ASIC microcontroller and FPGA soft-core implementations
  • Integrated 8Kbytes instructions cache and 8 Kbytes data cache
  • A Platform-Level Interrupt Controller (PLIC) can support up to 31 programmable interrupt with a single priority level
  • Supports the RISCV standard RV32IMA ISA
  • On-Chip debug unit with a JTAG interface
  • Two external AHB interfaces for IO and memory

Documentation

See the Mi-V RISC-V Ecosystem webpages for more information

MiV_RV32IMA_L1_AXI

Features

  • Designed for low power ASIC microcontroller and FPGA soft-core implementations
  • Integrated 8Kbytes instructions cache and 8 Kbytes data cache
  • A Platform-Level Interrupt Controller (PLIC) can support up to 31 programmable interrupt with a single priority level
  • Supports the RISCV standard RV32IMA ISA
  • On-Chip debug unit with a JTAG interface
  • Two external AXI interfaces for IO and memory

Documentation

See the Mi-V RISC-V Ecosystem webpages for more information

MiV_RV32IMAF_L1_AHB

Features

  • Designed for low power ASIC microcontroller and FPGA soft-core implementations
  • Integrated 8Kbytes instructions cache and 8 Kbytes data cache
  • A Platform-Level Interrupt Controller (PLIC) can support up to 31 programmable interrupt with a single priority level
  • Supports the RISCV standard RV32IMAF ISA
  • On-Chip debug unit with a JTAG interface
  • Two external AHB interfaces for IO and memory

Documentation

See the Mi-V RISC-V Ecosystem webpages for more information

Releases

No releases published

Packages

No packages published

Contributors 4

  •  
  •  
  •  
  •