👊
Focusing
CPU Verification Engineer | SiFive Inc
-
Sifive
- Hyderabad, IN
- tharunchitipolu.github.io/
- @tharun_ch7
Pinned Loading
-
Dadda-Multiplier-using-CSA
Dadda-Multiplier-using-CSA PublicDadda multiplier(8*8, 16*16, 32*32) in Verilog HDL.
-
RISC-V-32I-based-core-with-Advanced-Extensible-Interface
RISC-V-32I-based-core-with-Advanced-Extensible-Interface Public5 stage pipelined RISC-V core with AXI3 bus protocol between the directly mapped cache and main memory.
Verilog 9
-
sobel-edge-detector
sobel-edge-detector PublicSobel is first order or gradient based edge operator for images and it is implemented using verilog.
-
Speaker-recognition
Speaker-recognition PublicAn automatic speaker recognition system built from digital signal processing tools, Vector Quantization and LBG algorithm
-
Multi-operations-toolbox-with-baugh-wooley-multiplier
Multi-operations-toolbox-with-baugh-wooley-multiplier PublicGiven A and B are 64-bit inputs. With two selection lines s1 and s0 to perform the operations, A+B, A-B, AB, C+AB using Baugh Wooley multiplier
-
Something went wrong, please refresh the page to try again.
If the problem persists, check the GitHub status page or contact support.
If the problem persists, check the GitHub status page or contact support.