Commit 1d4acbd
committed
Migrate to ACLINT
To implement timer interrupts and inter-processor interrupts (IPIs) on
RISC-V, ACLINT and CLINT are the commonly used hardware components. The
key difference between ACLINT and CLINT lies in ACLINT’s ability to
support both Supervisor software interrupts (SSWI) and Machine software
interrupts (MSWI).
Additionally, ACLINT modularizes its hardware functionalities, such as
timers and IPI controllers, making the design and implementation more
flexible than CLINT.
According to the Linux kernel documentation:
https://www.kernel.org/doc/html/next/riscv/boot.html#kernel-entry,
there are two methods for entering the Linux kernel on SMP systems:
- RISCV_BOOT_SPINWAIT: Boots all harts simultaneously, mainly used
for older firmwares without SBI HSM extension and M-mode RISC-V
kernels.
- Ordered booting: Utilizes the SBI HSM extension to boot only one
hart during the initial boot phase.
The Linux kernel introduced ordered booting (commit 'cfafe26') to
simplify multi-stage SMP boot management. The commit explains that the
previous method complicated the multi-stage boot process, requiring
management of all harts at each stage. The SBI HSM extension simplifies
this by booting only one hart initially, which can then bring up the
remaining harts sequentially.
To fully support the HSM extension, ACLINT is necessary. particularly
for supervisor-level interrupt management.
This commit transitions from CLINT to ACLINT, aligning with modern
RISC-V specifications and providing support for 'mtimer', 'mswi', and
'sswi'. The existing CLINT implementation has been removed entirely as
ACLINT covers its functionalities.
Testing instructions:
- Run the following command to test the implementation:
'make check SMP=n', where 'n' is the number of harts to simulate.
- After booting the emulator:
- Verify multi-core operation and HSM implementation with
'/proc/cpuinfo'.
- Check timer interrupts via '/proc/interrupts'.
- Confirm ACLINT is correctly recognized using '/proc/device-tree'.
Future work:
Currently, due to the lack of implementation, the introduced ACLINT uses
only supervisor-level IPI. Therefore, although the logic for mswi is
implemented, it is not being used at the moment.
Also, SMP support remains incomplete. For example, the current semu
implementation sequentially simulates multi-core execution, causing a
slowdown as the number of cores increases. This leads to a time
desynchronization issue across cores.
To achieve multi-threaded system emulation, RFENCE extension
implementation is required. However, it is currently incomplete. After
completing ACLINT, the next step is to implement the RFENCE extension to
fully support multi-threaded system emulation.1 parent 59d39f5 commit 1d4acbd
7 files changed
+391
-141
lines changed| Original file line number | Diff line number | Diff line change | |
|---|---|---|---|
| |||
53 | 53 | | |
54 | 54 | | |
55 | 55 | | |
56 | | - | |
| 56 | + | |
57 | 57 | | |
58 | 58 | | |
59 | 59 | | |
| |||
| Original file line number | Diff line number | Diff line change | |
|---|---|---|---|
| |||
| 1 | + | |
| 2 | + | |
| 3 | + | |
| 4 | + | |
| 5 | + | |
| 6 | + | |
| 7 | + | |
| 8 | + | |
| 9 | + | |
| 10 | + | |
| 11 | + | |
| 12 | + | |
| 13 | + | |
| 14 | + | |
| 15 | + | |
| 16 | + | |
| 17 | + | |
| 18 | + | |
| 19 | + | |
| 20 | + | |
| 21 | + | |
| 22 | + | |
| 23 | + | |
| 24 | + | |
| 25 | + | |
| 26 | + | |
| 27 | + | |
| 28 | + | |
| 29 | + | |
| 30 | + | |
| 31 | + | |
| 32 | + | |
| 33 | + | |
| 34 | + | |
| 35 | + | |
| 36 | + | |
| 37 | + | |
| 38 | + | |
| 39 | + | |
| 40 | + | |
| 41 | + | |
| 42 | + | |
| 43 | + | |
| 44 | + | |
| 45 | + | |
| 46 | + | |
| 47 | + | |
| 48 | + | |
| 49 | + | |
| 50 | + | |
| 51 | + | |
| 52 | + | |
| 53 | + | |
| 54 | + | |
| 55 | + | |
| 56 | + | |
| 57 | + | |
| 58 | + | |
| 59 | + | |
| 60 | + | |
| 61 | + | |
| 62 | + | |
| 63 | + | |
| 64 | + | |
| 65 | + | |
| 66 | + | |
| 67 | + | |
| 68 | + | |
| 69 | + | |
| 70 | + | |
| 71 | + | |
| 72 | + | |
| 73 | + | |
| 74 | + | |
| 75 | + | |
| 76 | + | |
| 77 | + | |
| 78 | + | |
| 79 | + | |
| 80 | + | |
| 81 | + | |
| 82 | + | |
| 83 | + | |
| 84 | + | |
| 85 | + | |
| 86 | + | |
| 87 | + | |
| 88 | + | |
| 89 | + | |
| 90 | + | |
| 91 | + | |
| 92 | + | |
| 93 | + | |
| 94 | + | |
| 95 | + | |
| 96 | + | |
| 97 | + | |
| 98 | + | |
| 99 | + | |
| 100 | + | |
| 101 | + | |
| 102 | + | |
| 103 | + | |
| 104 | + | |
| 105 | + | |
| 106 | + | |
| 107 | + | |
| 108 | + | |
| 109 | + | |
| 110 | + | |
| 111 | + | |
| 112 | + | |
| 113 | + | |
| 114 | + | |
| 115 | + | |
| 116 | + | |
| 117 | + | |
| 118 | + | |
| 119 | + | |
| 120 | + | |
| 121 | + | |
| 122 | + | |
| 123 | + | |
| 124 | + | |
| 125 | + | |
| 126 | + | |
| 127 | + | |
| 128 | + | |
| 129 | + | |
| 130 | + | |
| 131 | + | |
| 132 | + | |
| 133 | + | |
| 134 | + | |
| 135 | + | |
| 136 | + | |
| 137 | + | |
| 138 | + | |
| 139 | + | |
| 140 | + | |
| 141 | + | |
| 142 | + | |
| 143 | + | |
| 144 | + | |
| 145 | + | |
| 146 | + | |
| 147 | + | |
| 148 | + | |
| 149 | + | |
| 150 | + | |
| 151 | + | |
| 152 | + | |
| 153 | + | |
| 154 | + | |
| 155 | + | |
| 156 | + | |
| 157 | + | |
| 158 | + | |
| 159 | + | |
| 160 | + | |
| 161 | + | |
| 162 | + | |
| 163 | + | |
| 164 | + | |
| 165 | + | |
| 166 | + | |
| 167 | + | |
| 168 | + | |
| 169 | + | |
| 170 | + | |
| 171 | + | |
| 172 | + | |
| 173 | + | |
| 174 | + | |
| 175 | + | |
| 176 | + | |
| 177 | + | |
| 178 | + | |
| 179 | + | |
| 180 | + | |
| 181 | + | |
| 182 | + | |
| 183 | + | |
| 184 | + | |
| 185 | + | |
| 186 | + | |
| 187 | + | |
| 188 | + | |
| 189 | + | |
| 190 | + | |
| 191 | + | |
| 192 | + | |
| 193 | + | |
| 194 | + | |
| 195 | + | |
| 196 | + | |
| 197 | + | |
| 198 | + | |
| 199 | + | |
| 200 | + | |
| 201 | + | |
| 202 | + | |
| 203 | + | |
| 204 | + | |
| 205 | + | |
| 206 | + | |
| 207 | + | |
| 208 | + | |
| 209 | + | |
| 210 | + | |
| 211 | + | |
| 212 | + | |
| 213 | + | |
| 214 | + | |
| 215 | + | |
| 216 | + | |
| 217 | + | |
| 218 | + | |
This file was deleted.
0 commit comments