-
Notifications
You must be signed in to change notification settings - Fork 12.6k
Issues: llvm/llvm-project
New issue
Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.
By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.
Already on GitHub? Sign in to your account
Author
Label
Projects
Milestones
Assignee
Sort
Issues list
Miscompilation when targeting mipsel with -static-pie
backend:MIPS
miscompilation
#124681
opened Jan 28, 2025 by
Gelbpunkt
Unaligned accesses on MIPS
backend:MIPS
miscompilation
needs-reduction
Large reproducer that should be reduced into a simpler form
#114283
opened Oct 30, 2024 by
purplesyringa
[Mips] out of range PC16 fixup when linking the Zig compiler for some target triples
backend:MIPS
#112010
opened Oct 11, 2024 by
alexrp
MIPS tail calls are disabled by default at all optimization levels
backend:MIPS
#107730
opened Sep 7, 2024 by
InBetweenNames
[llvm][Mips] Assembler does not assemble
j $ra
correctly for r6
backend:MIPS
#107460
opened Sep 5, 2024 by
alexrp
[MIPS64] Failure to remove random NOPs in the middle of instructions
backend:MIPS
missed-optimization
#99783
opened Jul 20, 2024 by
GabrielRavier
Clang crashes when compiling a variadic function while targeting mips3
backend:MIPS
crash
Prefer [crash-on-valid] or [crash-on-invalid]
#98716
opened Jul 13, 2024 by
imaandrew
LLVM miscompiles passing/returning Floating-point math
miscompilation
half
on several backends by using lossy conversions
backend:Hexagon
backend:MIPS
backend:PowerPC
backend:Sparc
backend:WebAssembly
floating-point
#97981
opened Jul 8, 2024 by
beetrees
2 of 7 tasks
LLVM miscompiles consecutive Floating-point math
miscompilation
half
operations by using too much precision on several backends
backend:AVR
backend:Hexagon
backend:loongarch
backend:m68k
backend:MIPS
backend:MSP430
backend:PowerPC
backend:Sparc
backend:WebAssembly
floating-point
#97975
opened Jul 7, 2024 by
beetrees
2 of 11 tasks
GlobalISel: Use G_UADDE when narrowing G_UMULH
backend:AArch64
backend:AMDGPU
backend:MIPS
backend:RISC-V
llvm:globalisel
#97194
opened Jun 30, 2024 by
arsenm
Loading…
MIPS: should use memcpy if unaligned access is long with lb/lh etc
backend:MIPS
#82737
opened Feb 23, 2024 by
wzssyqa
Bug in mips64el: Varied Output by Clang Optimization Levels
backend:MIPS
llvm:optimizations
#69328
opened Oct 17, 2023 by
godjhh
clang integrated assembler generates incorrect relocations for mips32
backend:MIPS
#65020
opened Aug 27, 2023 by
haohaolee
MIPSr6: try to use bal call functions which need t9 to get GOT
backend:MIPS
#64974
opened Aug 25, 2023 by
wzssyqa
[MSan] LLVM 16 causes MSan false positives with va_list on MIPS
backend:MIPS
compiler-rt:msan
Memory sanitizer
#64135
opened Jul 26, 2023 by
vit9696
Previous Next
ProTip!
Mix and match filters to narrow down what you’re looking for.