File tree 1 file changed +2
-2
lines changed
1 file changed +2
-2
lines changed Original file line number Diff line number Diff line change @@ -3363,7 +3363,7 @@ bool AArch64FrameLowering::spillCalleeSavedRegisters(
3363
3363
MIB.addReg (AArch64::SP);
3364
3364
if (RPI.Offset >= -8 && RPI.Offset <= 7 )
3365
3365
MIB.addImm (RPI.Offset );
3366
- else {
3366
+ else {
3367
3367
// When stack offset out of range for st1b scalar + imm variant,
3368
3368
// store offset in register for use in scalar + scalar variant.
3369
3369
Register ScratchReg = findScratchNonCalleeSaveRegister (&MBB);
@@ -3547,7 +3547,7 @@ bool AArch64FrameLowering::restoreCalleeSavedRegisters(
3547
3547
MIB.addReg (AArch64::SP);
3548
3548
if (RPI.Offset >= -8 && RPI.Offset <= 7 )
3549
3549
MIB.addImm (RPI.Offset );
3550
- else {
3550
+ else {
3551
3551
// When stack offset out of range for ld1b scalar + imm variant,
3552
3552
// store offset in register for use in scalar + scalar variant.
3553
3553
Register ScratchReg = findScratchNonCalleeSaveRegister (&MBB);
You can’t perform that action at this time.
0 commit comments