Skip to content

Commit 0dc9664

Browse files
committed
Fix formatting
1 parent d7fbd11 commit 0dc9664

File tree

1 file changed

+2
-2
lines changed

1 file changed

+2
-2
lines changed

llvm/lib/Target/AArch64/AArch64FrameLowering.cpp

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -3363,7 +3363,7 @@ bool AArch64FrameLowering::spillCalleeSavedRegisters(
33633363
MIB.addReg(AArch64::SP);
33643364
if (RPI.Offset >= -8 && RPI.Offset <= 7)
33653365
MIB.addImm(RPI.Offset);
3366-
else{
3366+
else {
33673367
// When stack offset out of range for st1b scalar + imm variant,
33683368
// store offset in register for use in scalar + scalar variant.
33693369
Register ScratchReg = findScratchNonCalleeSaveRegister(&MBB);
@@ -3547,7 +3547,7 @@ bool AArch64FrameLowering::restoreCalleeSavedRegisters(
35473547
MIB.addReg(AArch64::SP);
35483548
if (RPI.Offset >= -8 && RPI.Offset <= 7)
35493549
MIB.addImm(RPI.Offset);
3550-
else{
3550+
else {
35513551
// When stack offset out of range for ld1b scalar + imm variant,
35523552
// store offset in register for use in scalar + scalar variant.
35533553
Register ScratchReg = findScratchNonCalleeSaveRegister(&MBB);

0 commit comments

Comments
 (0)