File tree Expand file tree Collapse file tree 6 files changed +7
-1186
lines changed Expand file tree Collapse file tree 6 files changed +7
-1186
lines changed Original file line number Diff line number Diff line change @@ -339,7 +339,7 @@ if {$ADI_PHY_SEL} {
339339 ad_ip_parameter axi_apollo_tx_xcvr CONFIG.QPLL_ENABLE 1
340340 ad_ip_parameter axi_apollo_tx_xcvr CONFIG.SYS_CLK_SEL 0x3 ; # QPLL0
341341} else {
342- source ../common/versal_transceiver .tcl
342+ source $ad_hdl_dir /library/xilinx/scripts/versal_xcvr_subsystem .tcl
343343
344344 # Reset gpios
345345 create_bd_port -dir O gt_powergood
@@ -372,7 +372,7 @@ if {$ADI_PHY_SEL} {
372372
373373 set REF_CLK_RATE $ad_project_params(REF_CLK_RATE)
374374 # instantiate versal phy
375- create_versal_phy jesd204_phy $JESD_MODE $RX_NUM_OF_LANES $TX_NUM_OF_LANES $MAX_RX_LANE_RATE $MAX_TX_LANE_RATE $REF_CLK_RATE $TRANSCEIVER_TYPE RXTX
375+ create_versal_jesd_xcvr_subsystem jesd204_phy $JESD_MODE $RX_NUM_OF_LANES $TX_NUM_OF_LANES $MAX_RX_LANE_RATE $MAX_TX_LANE_RATE $REF_CLK_RATE $TRANSCEIVER_TYPE RXTX
376376 # reset generator
377377 ad_ip_instance proc_sys_reset rx_device_clk_rstgen
378378 ad_connect rx_device_clk rx_device_clk_rstgen/slowest_sync_clk
@@ -425,7 +425,7 @@ if {$ASYMMETRIC_A_B_MODE} {
425425 ad_ip_parameter axi_apollo_tx_b_xcvr CONFIG.SYS_CLK_SEL 0x2 ; # QPLL1
426426 } else {
427427 # instantiate versal phy
428- create_versal_phy jesd204_phy_b $JESD_MODE $RX_B_NUM_OF_LANES $TX_B_NUM_OF_LANES $MAX_RX_LANE_RATE $MAX_TX_LANE_RATE $REF_CLK_RATE $TRANSCEIVER_TYPE RXTX
428+ create_versal_jesd_xcvr_subsystem jesd204_phy_b $JESD_MODE $RX_B_NUM_OF_LANES $TX_B_NUM_OF_LANES $MAX_RX_LANE_RATE $MAX_TX_LANE_RATE $REF_CLK_RATE $TRANSCEIVER_TYPE RXTX
429429
430430 ad_connect gt_b_reset jesd204_phy_b/gtreset_in
431431 ad_connect gt_b_reset_rx_datapath jesd204_phy_b/gtreset_rx_datapath
You can’t perform that action at this time.
0 commit comments